# Virtual Memory

**key concepts:** virtual memory, physical memory, address translation, MMU, TLB, relocation, paging, segmentation, executable file, swapping, page fault, locality, page replacement

Ali Mashtizadeh and Lesley Istead

David R. Cheriton School of Computer Science University of Waterloo

#### Fall 2019



# Virtual Memory



- The virtual memory of a process holds the code, data, and stack for the program that is running in that process.
- If virtual addresses are V bits, the maximum size of a virtual memory is 2<sup>V</sup> bytes.
  - For the MIPS, V = 32.
  - In our example slides, V = 16.
- Running applications see only virtual addresses, e.g.,
  - program counter and stack pointer hold virtual addresses of the next instruction and the stack
  - pointers to variables are virtual addresses
  - jumps/branches refer to virtual addresses
- Each process is isolated in its virtual memory, and cannot access other process' virtual memories.



- isolate processes from each other; kernel
- potential to support virtual memory larger than physical memory
- the total size of all VMs can be larger than physical memory (greater support for multiprocessing)

The concept of virtual memory dates back to a doctoral thesis in 1956. Burroughs (1961) and Atlas (1962) produced the first commercial machines with virtual memory support.

#### 5 / 57

# Address Translation

- Each virtual memory is mapped to a different part of physical memory.
- Since virtual memory is not real, when an process tries to access (load or store) a virtual address, the virtual address is translated (mapped) to its corresponding physical address, and the load or store is performed in physical memory.
- Address translation is performed in hardware, on the Memory Managment Unit, MMU, using information provided by the kernel.

Even the program counter (PC) is a virtual address. Each instruction requires at least one translation. Hence, the translation is done in hardware, which is faster than software.



| Dynamic Relocation Exampl        | e                                |
|----------------------------------|----------------------------------|
|                                  |                                  |
|                                  |                                  |
| Process A                        | Process B                        |
| Limit Register: 0x0000 7000      | Limit Register: 0x0000 C000      |
| Relocation Register: 0x0002 4000 | Relocation Register: 0x0001 3000 |
| $v = 0 \times 102C$ $p = ?$      | $v = 0 \times 102C$ $p = ?$      |
| $v = 0 \times 8000$ $p = ?$      | $v = 0 \times 8000$ $p = ?$      |
| $v = 0 \times 0000$ $p = ?$      | $v = 0 \times 0000$ $p = ?$      |
|                                  |                                  |

#### Recall

Addresses that cannot be translated produce **exceptions**. Though efficient, dynamic relocation suffers from **fragmentation**.









| Segmente  | a Address                            |                                          | npie      |        |
|-----------|--------------------------------------|------------------------------------------|-----------|--------|
| Process A |                                      |                                          |           |        |
| Segment   | Limit Register                       | Relocation Register                      |           |        |
| 0         | 0×2000                               | 0×38000                                  |           |        |
|           | 0×5000                               | 0×10000                                  |           |        |
| Process B |                                      |                                          |           |        |
| Segment   | Limit Register                       | Relocation Register                      |           |        |
| 0         | 0×3000                               | 0×15000                                  |           |        |
| 1         | 0×B000                               | 0×22000                                  |           |        |
|           | the following<br>Segme<br>240<br>0A0 | for process A and B<br>nt Offset Physica | I Address |        |
| v = 0x6   | 6AC                                  |                                          |           |        |
| v = 0xE   | 880                                  |                                          |           |        |
|           |                                      |                                          |           |        |
|           |                                      |                                          |           | 13 / 5 |









| Page Tables                     |                                                         |                                               |                                                                                              |                                          |                         |  |
|---------------------------------|---------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------|-------------------------|--|
| Proce                           | ess A Page                                              | e Table                                       | Proces                                                                                       | ss B Page                                | e Table                 |  |
| Page                            | Frame                                                   | Valid?                                        | Page                                                                                         | Frame                                    | Valid?                  |  |
| 0×0                             | 0×0F                                                    | 1                                             | 0×0                                                                                          | 0x14                                     | 1                       |  |
| 0×1                             | 0x26                                                    | 1                                             | 0×1                                                                                          | 0×15                                     | 1                       |  |
| 0×2                             | 0x27                                                    | 1                                             | 0×2                                                                                          | 0x16                                     | 1                       |  |
| 0×3                             | 0x28                                                    | 1                                             | 0×3                                                                                          | 0x23                                     | 1                       |  |
| 0×4                             | 0×11                                                    | 1                                             |                                                                                              |                                          |                         |  |
| 0×5                             | 0x12                                                    | 1                                             | 0×9                                                                                          | 0x32                                     | 1                       |  |
| 0×6                             | 0x13                                                    | 1                                             | 0×A                                                                                          | 0x33                                     | 1                       |  |
| 0×7                             | 0x00                                                    | 0                                             | 0xB                                                                                          | 0x2C                                     | 1                       |  |
| 0×8                             | 0x00                                                    | 0                                             | 0×C                                                                                          | 0x00                                     | 0                       |  |
|                                 |                                                         | • • •                                         | 0xD                                                                                          | 0x00                                     | 0                       |  |
| 0×E                             | 0x00                                                    | 0                                             | 0×E                                                                                          | 0x00                                     | 0                       |  |
| 0×F                             | 0x00                                                    | 0                                             | 0×F                                                                                          | 0x00                                     | 0                       |  |
| Each<br>The ta<br>The<br>not al | row in the<br>able is ind<br>valid bit is<br>I pages of | page tab<br>exed by<br>used to i<br>virtual m | le is a page table entry<br>page number.<br>ndicate if the PTE is us<br>emory may be used by | <b>(PTE)</b> .<br>ed or not<br>the addre | , because<br>ess space. |  |

If it is 1, the PTE maps a page in the address space to physical memory. If it is 0, the PTE does not correspond to a page in the address space. Number of PTEs = Maximum Virtual Memory Size / Page Size





# Paging: Address Translation Example

| Process | A Page T | able   |
|---------|----------|--------|
| Page    | Frame    | Valid? |
| 0×0     | 0×0F     | 1      |
| 0×1     | 0x26     | 1      |
| 0x2     | 0x27     | 1      |
| 0×3     | 0x28     | 1      |
| 0×4     | 0x11     | 1      |
| 0×5     | 0x12     | 1      |
| 0×6     | 0x13     | 1      |
| 0×7     | 0x00     | 0      |
| 0×8     | 0x00     | 0      |
| •••     | •••      | • • •  |
| 0×E     | 0x00     | 0      |
| 0×F     | 0×00     | 0      |

| Process | B Page T | able   |
|---------|----------|--------|
| Page    | Frame    | Valid? |
| 0×0     | 0×14     | 1      |
| 0×1     | 0x15     | 1      |
| 0×2     | 0×16     | 1      |
| 0×3     | 0x23     | 1      |
| •••     | •••      | • • •  |
| 0×9     | 0x32     | 1      |
| 0xA     | 0x33     | 1      |
| 0xB     | 0x2C     | 1      |
| 0xC     | 0×00     | 0      |
| 0xD     | 0×00     | 0      |
| 0×E     | 0x00     | 0      |
| 0×F     | 0×00     | 0      |

| Translate for Proce | Translate for Process A and Process B |           |  |  |  |  |  |  |  |  |  |
|---------------------|---------------------------------------|-----------|--|--|--|--|--|--|--|--|--|
| Virtual Address     | Process A                             | Process B |  |  |  |  |  |  |  |  |  |
| $v = 0 \times 102C$ | p =                                   | p =       |  |  |  |  |  |  |  |  |  |
| $v = 0 \times 9800$ | p =                                   | p =       |  |  |  |  |  |  |  |  |  |
| $v = 0 \times 0024$ | p =                                   | p =       |  |  |  |  |  |  |  |  |  |









| Single-Level Paging Two-Level Paging |       |    |          |         |    |         |            |      |  |
|--------------------------------------|-------|----|----------|---------|----|---------|------------|------|--|
| Page                                 | Frame | V? | Director | v       |    | Page Ta | bles (1 an | d 2) |  |
| 0x0                                  | 0×0F  | 1  | Page     | Address | V? | Page    | Frame      | V?   |  |
| 0×1                                  | 0×26  | 1  | 0×0      | Table 1 | 1  | 0×0     | 0x0F       | 1    |  |
| 0x2                                  | 0x27  | 1  | 0×1      | Table 2 | 1  | 0×1     | 0x26       | 1    |  |
| 0x3                                  | 0x28  | 1  | 0×2      | NULL    | 0  | 0×2     | 0x27       | 1    |  |
| 0×4                                  | 0×11  | 1  | 0×3      | NULL    | 0  | 0×3     | 0x28       | 1    |  |
| 0×5                                  | 0×12  | 1  |          |         |    |         | ·          | 1    |  |
| 0×6                                  | 0×13  | 1  |          |         |    |         |            |      |  |
| 0×7                                  | 0×00  | 0  |          |         |    | Page    | Frame      | V?   |  |
| 0×8                                  | 0×00  | 0  |          |         |    | 0×0     | 0x11       | 1    |  |
| •••                                  | •••   |    |          |         |    | 0×1     | 0x12       | 1    |  |
| 0×E                                  | 0×00  | 0  |          |         |    | 0x2     | 0x13       | 1    |  |
| 0×F                                  | 0×00  | 0  |          |         |    | 0x3     | NULL       | 0    |  |
|                                      |       |    |          |         |    |         |            |      |  |

If a PTE is not valid, it does not matter what the frame or address is.







- One goal of multi-level paging is to reduce the size of individual page tables.
- Ideally, each table would fit on a single page.
- As V increases, so does the need for more levels.
  - If V = 40 (40 bit virtual addresses), page size is 4KB, and, PTE size is 4 bytes.
  - There are  $2^{40}/2^{12} = 2^{28}$  pages in virtual memory.
  - $2^{12}/2^2 = 2^{10}$  PTEs fit on a single page.
  - Need up to  $2^{28}/2^{10} = 2^{18}$  page tables, so the directly must hold  $2^{18}$  entries, which requires  $2^{18} * 2^2 = 2^{20}$  or 1MB of space!
- When the number of entries required exceeds a page, add more levels to map larger virtual memories.











# Paging - Conclusion paging does not introduce external fragmentation multi-level paging reduces the amount of memory required to store page-to-frame mappings TLB misses are increasingly expensive with deeper page tables To translate an address causing A TLB miss for a three-level page table requires three memory accesses one for each page table Paging originates in the late 1950s/early 1960s. Current Intel CPUs support 4-level paging with 48bit virtual addresses is

coming and Linux already supports it.





## dumbvm Address Translation

```
vbase1 = as->as_vbase1;
vtop1 = vbase1 + as->as_npages1 * PAGE_SIZE;
vbase2 = as->as_vbase2;
vtop2 = vbase2 + as->as_npages2 * PAGE_SIZE;
stackbase = USERSTACK - DUMBVM_STACKPAGES * PAGE_SIZE;
stacktop = USERSTACK;
if (faultaddress >= vbase1 && faultaddress < vtop1) {</pre>
        paddr = (faultaddress - vbase1) + as->as_pbase1;
}
else if (faultaddress >= vbase2 && faultaddress < vtop2) {</pre>
        paddr = (faultaddress - vbase2) + as->as_pbase2;
}
else if (faultaddress >= stackbase && faultaddress < stacktop) {</pre>
        paddr = (faultaddress - stackbase) + as->as_stackpbase;
}
else {
        return EFAULT;
}
        USERSTACK = 0 \times 8000\ 0000, DUMBVM_STACKPAGES = 12,
```

**PAGE\_SIZE** = 4KB.

| Address Translation: OS/161 dumbvm Example<br>Note: in OS/161 the stack is 12 pages and the page size is 4 KB = 0×1000.<br>Variable/Field Process 1 Process 2<br>as_vbase1 0x0040 0000 0x0040 0000<br>as_pbase1 0x0020 0000 0x0050 0000<br>as_npages1 0x0000 0008 0x0000 0002           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ■ Note: in OS/161 the stack is 12 pages and the page size is 4 KB = 0x1000.<br>Variable/Field Process 1 Process 2<br>as_vbase1 0x0040 0000 0x0040 0000<br>as_pbase1 0x0020 0000 0x0050 0000<br>as_npages1 0x0000 0008 0x0000 0002                                                       |
| Variable/Field         Process 1         Process 2           as_vbase1         0x0040         0000         0x0040         0000           as_pbase1         0x0020         0000         0x0050         0000           as_npages1         0x0000         0008         0x0000         0002 |
| as_vbase10x004000000x00400000as_pbase10x002000000x00500000as_npages10x000000080x00000002                                                                                                                                                                                                |
| as_pbase1         0x0020         0000         0x0050         0000           as_npages1         0x0000         0008         0x0000         0002                                                                                                                                          |
| as_npages1 0x0000 0008 0x0000 0002                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                         |
| as_vbase2 0x1000 0000 0x1000 0000                                                                                                                                                                                                                                                       |
| as_pbase2 0x0080 0000 0x00A0 0000                                                                                                                                                                                                                                                       |
| as_npages2 0x0000 0010 0x0000 0008                                                                                                                                                                                                                                                      |
| as_stackpbase 0x0010 0000 0x00B0 0000                                                                                                                                                                                                                                                   |
| Process 1 Process 2                                                                                                                                                                                                                                                                     |
| Virtual addr 0x0040 0004 0x0040 0004                                                                                                                                                                                                                                                    |
| Physical addr = ? ?                                                                                                                                                                                                                                                                     |
| Virtual addr 0x1000 91A4 0x1000 91A4                                                                                                                                                                                                                                                    |
| Physical addr = ? ?                                                                                                                                                                                                                                                                     |
| Virtual addr 0x7FFF 41A4 0x7FFF 41A4                                                                                                                                                                                                                                                    |
| Physical addr = ? ?                                                                                                                                                                                                                                                                     |
| Virtual addr 0x7FFF 32B0 0x2000 41BC                                                                                                                                                                                                                                                    |
| Physical addr = ? ?                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                         |
| 39 / 57                                                                                                                                                                                                                                                                                 |

# Initializing an Address Space

When the kernel creates a process to run a particular program, it must create an address space for the process, and load the program's code and data into that address space

 $OS/161\ pre-loads$  the address space before the program runs. Many other OS load pages on demand. (Why?)

- A program's code and data is described in an executable file,
- OS/161 (and some other operating systems) expect executable files to be in ELF (Executable and Linking Format) format
- The OS/161 execv system call re-initializes the address space of a process

int execv(const char \*program, char \*\*args)

The program parameter of the execv system call should be the name of the ELF executable file for the program that is to be loaded into the address space.



## OS/161 ELF Files ■ OS/161's dumbvm implementation assumes that an ELF file contains two segments: a text segment, containing the program code and any read-only data ■ a data segment, containing any other global program data ■ the images in the ELF file are an exact copy of the binary data to be stored in the address space **BUT** the ELF file does not describe the stack (why not?) ■ dumbvm creates a **stack segment** for each process. It is 12 pages long, ending at virtual address 0x7FFFFFFF The image in the ELF may be smaller than the segment it is loaded into in the address space, in which case the rest of the address space segment is expected to be zero-filled. Look at kern/syscall/loadelf.c to see how OS/161 loads segments from ELF files





**1 Bootstrapping:** Since the kernel helps to implement virtual memory, how can the kernel run in virtual memory when it is just starting?

**2** Sharing: Sometimes data need to be copied between the kernel and application programs? How can this happen if they are in different virtual address spaces?

■ The sharing problem can be addressed by making the kernel's virtual memory **overlap** with process' virtual memories.

 Solutions to the bootstrapping problem are architecture-specific.

#### virtual memory kernel addresses user addresses 0x7FFF FFFF 0x8000 0000 0x0 **0xFFFF FFFF** 43 / 57

| OS/161 Memory                                                                                                                                                                                                     |                                                           |            |          |                 |         |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------|----------|-----------------|---------|--|--|--|--|--|
| virtual memo                                                                                                                                                                                                      | ory                                                       | kernel adc | dresses  |                 |         |  |  |  |  |  |
|                                                                                                                                                                                                                   | user addresses     kseg0     kseg1     kseg2              |            |          |                 |         |  |  |  |  |  |
| 0x0                                                                                                                                                                                                               | 0x7FFF FFFF                                               | 0xA000     | 0000     | 0xFFFF FFFF     |         |  |  |  |  |  |
| physical men                                                                                                                                                                                                      | nory 0x8000                                               | 0000       | 0xC000   | 0000            |         |  |  |  |  |  |
| remaining 3GB unavailable to system                                                                                                                                                                               |                                                           |            |          |                 |         |  |  |  |  |  |
| 0x0 <sup>1GB</sup> 0x4000 0000                                                                                                                                                                                    |                                                           |            |          |                 |         |  |  |  |  |  |
| Sys/161 only supports 1GB of physical memory. The remaining 3GB are not available/usable. The kernel's virtual memory is divided into three segments:<br>kseg0 - 512MB - for kernel data structures, stacks. etc. |                                                           |            |          |                 |         |  |  |  |  |  |
| ■ kseg1 - 51                                                                                                                                                                                                      | L2MB - for address                                        | ing devic  | es       |                 |         |  |  |  |  |  |
| ■ kseg2 - 10<br>Physical memor<br>the kernel in the                                                                                                                                                               | GB - unused<br>y is divided into fr<br>e <b>coremap</b> . | ames. Fr   | rame use | e is managed by |         |  |  |  |  |  |
|                                                                                                                                                                                                                   |                                                           |            |          |                 | 44 / 57 |  |  |  |  |  |











- When a process tries to access a page that is not in memory, the problem is detected because the page's present bit is zero:
  - on a machine with a hardware-managed TLB, the MMU detects this when it checks the page's PTE, and generates an exception, which the kernel must handle
  - on a machine with a software-managed TLB, the kernel detects the problem when it checks the page's PTE after a TLB miss (i.e., the TLB should not contain any entries that are not present).
- This event (attempting to access a non-resident page) is called a page fault.
- When a page fault happens, it is the kernel's job to:
  - Swap the page into memory from secondary storage, evicting another page from memory if necessary.
  - **2** Update the PTE (set the **present** bit)
  - 3 Return from the exception so that the application can retry the virtual memory access that caused the page fault.





Fault ?

Х

Х

Х

Х

х

Х

Х

Х

Х

# **Optimal Page Replacement**

There is an optimal page replacement policy for demand paging, called MIN: replace the page that will not be referenced for the longest time.

| Num     | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|---------|---|---|---|---|---|---|---|---|---|----|----|----|
| Refs    | а | b | С | d | а | b | е | а | b | С  | d  | е  |
| Frame 1 | а | а | а | а | а | а | а | а | а | С  | С  | С  |
| Frame 2 |   | b | b | b | b | b | b | b | b | b  | d  | d  |
| Frame 3 |   |   | С | d | d | d | е | е | е | е  | е  | е  |
| Fault ? | Х | х | Х | Х |   |   | Х |   |   | Х  | х  |    |

MIN requires knowledge of the future.



# Least Recently Used (LRU) Page Replacement

■ the same three-frame example:

| Num                                      | 1           | 2                | 3                     | 4                     | 5                     | 6                     | 7                     | 8                | 9           | 10               | 11                    | 12                    |
|------------------------------------------|-------------|------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|------------------|-------------|------------------|-----------------------|-----------------------|
| Refs                                     | а           | b                | С                     | d                     | а                     | b                     | е                     | а                | b           | С                | d                     | е                     |
| Frame 1                                  | а           | а                | а                     | d                     | d                     | d                     | е                     | е                | е           | С                | с                     | С                     |
| Frame 2                                  |             | b                | b                     | b                     | а                     | а                     | а                     | а                | а           | а                | d                     | d                     |
| Frame 3                                  |             |                  | С                     | С                     | С                     | b                     | b                     | b                | b           | b                | b                     | е                     |
| Fault ?                                  | Х           | X                | Х                     | Х                     | X                     | х                     | Х                     |                  |             | х                | X                     | х                     |
| Frame 1<br>Frame 2<br>Frame 3<br>Fault ? | a<br>a<br>x | b<br>a<br>b<br>x | c<br>a<br>b<br>c<br>x | d<br>d<br>b<br>c<br>x | a<br>d<br>a<br>c<br>x | b<br>d<br>a<br>b<br>x | e<br>e<br>a<br>b<br>x | a<br>e<br>a<br>b | e<br>a<br>b | c<br>a<br>b<br>x | d<br>c<br>d<br>b<br>x | e<br>c<br>d<br>e<br>x |



# The Clock Replacement Algorithm

- The clock algorithm (also known as "second chance") is one of the simplest algorithms that exploits the use bit.
- The clock algorithm can be visualized as a victim pointer that cycles through the page frames. The pointer moves whenever a replacement is necessary:

```
while use bit of victim is set
    clear use bit of victim
    victim = (victim + 1) % num_frames
    choose victim for replacement
    victim = (victim + 1) % num_frames
```

| Num     | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|---------|---|---|---|---|---|---|---|---|---|----|----|----|
| Refs    | а | b | С | d | а | b | е | а | b | С  | d  | е  |
| Frame 1 | а | а | а | d | d | d | e | e | e | е  | e  | e  |
| Frame 2 |   | b | b | b | а | а | а | а | а | С  | С  | С  |
| Frame 3 |   |   | С | С | С | b | b | b | b | b  | d  | d  |
| Fault ? | х | Х | Х | Х | х | х | Х |   |   | Х  | Х  |    |

